Achieving Predictable Performance Through Better Memory Controller Placement in Many-Core CMPs

Free registration required

Executive Summary

In the near term, Moore's law will continue to provide an increasing number of transistors and therefore an increasing number of on-chip cores. Limited pin bandwidth prevents the integration of a large number of memory controllers on-chip. With many cores, and few memory controllers, where to locate the memory controllers in the on-chip interconnection fabric becomes an important and as yet unexplored question. In this paper, the authors show how the location of the memory controllers can reduce contention (Hot spots) in the on-chip fabric, as well as lower the variance in reference latency which provides for predictable performance of memory-intensive applications regardless of the processing core on which a thread is scheduled.

  • Format: PDF
  • Size: 635.26 KB