A Novel Architecture of SRAM Cell Using Single Bit-Line

Download Now
Provided by: The International Journal of Innovative Research in Computer and Communication Engineering
Topic: Storage
Format: PDF
Low power 6T SRAM cell can be used for different purposes including embedded applications and stand alone applications. Many circuit techniques for active and standby power reduction in static random access memory have been devised. The cell proposed in this paper requires less power and has higher read stability. In existing 8T, 9T and higher transistor count, the read static noise margin is increased but size of the cell and power consumption increases relatively. In the proposed technique the power can be reduced by employing single bit line and by decreasing the switching operational voltage.
Download Now

Find By Topic