Design, Implementation and Performance Analysis of Low Power, Low Energy Adder Using Adibatic Logic in 45nm CMOS Sub-Micron Technology

Provided by: International Journal of Engineering Innovations and Research (IJEIR)
Topic: Hardware
Format: PDF
In this paper, the authors have implemented the different two types of 1-bit adder using adiabatic logic and conventional CMOS logic in 45nm technology with LT spice. As they know full adders are important components in applications such as Digital Signal Processors (DSP) architectures and microprocessors. Apart from the basic addition adders also used in performing useful operations such as subtraction, multiplication, division, address calculation, etc. They have compared the Complementary Pass Transistor (CPL) logic and 2 Phase-clocked Adiabatic Static CMOS Logic (2PASCL) 1-bit adder for power dissipation as well as energy consumption, result suggest adiabatic method has low power and low energy consumption compared to complementary pass transistor logic.

Find By Topic