Design of Dual Master I2C Bus Controller
In this paper, the authors present an experimental design and implementation of serial data communication using I2C (Inter-Integrated Circuit) multi master and multi slave bus controller using a Field Programmable Gate Array (FPGA). The I2C master bus controller was interfaced with slave. This module was designed in Verilog HDL and simulated in Modelsim 10.1c. The design was synthesized using Xilinx ISE Design Suite 14.2. I2C master initiates data transmission and in order slave responds to it. It can be used to interface low speed peripherals like motherboard, embedded system, mobile phones, set top boxes, DVD, PDA's or other electronic devices.