Digital Signal Processing (DSP) has become a very important and dynamic research area. Now-a-days, many integrated circuits are dedicated to DSP functions. Fourier transform is widely used in industrial applications as well as in scientific research. The performance in terms of throughput of the processor is limited by the multiplication. Therefore the multiplier is optimized to make the input to output delay as short as possible. A new FFT architecture based on distributed arithmetic has been developed and is compared to a previous multiplier based FFT. An efficient implementation of a pipelined Radix-22 single path delay feedback FFT is proposed in this paper.