Design of High Speed and Low Power 5:3 Compressor Architectures Using Novel Two Transistor XOR Gates

Provided by: IRD India
Topic: Hardware
Format: PDF
In this paper, the authors propose architectures of 5:3 compressor designs for low power multiplication purposes. The architecture explores the essence of two transistor multiplexer design and novel two transistor XOR gates for the proposed topology with least number of transistors for logic level implementation. The modified and proposed compressor designs reduce the stage delays, transistor count, PDP (Power Delay Product), EDP (Energy Delay Product) and area by utilizing the combinations of XOR-XNOR gates, MUX circuits and transistor level implementation contrasted with the conventional designs. Simulation studies have been carried out in 65nm, 90nm, 130nm technologies in Cadence Spectre.

Find By Topic