Performance Analysis of Low Power Bypassing-Based Multiplier

In the recent year growth of the portable electronics is forcing the designers to optimize the existing design for better performance. Multiplication is the most commonly used arithmetic operation in various applications like, DSP processor, math processor and in various scientific applications. In this paper, a low power bypassing -based multiplier design is present, in which reduction in power is to be achieved in changed partial products of column bypassing multiplier as compared to column bypassing multiplier by exchange NOR gates with AND gates in the conventional multiplier i.e. in the design of conventional multiplier rather than AND gate, NOR gate is employed victimization DeMorgan's theorem.

Provided by: Iosrjournals Topic: Hardware Date Added: Aug 2014 Format: PDF

Find By Topic