Power and Area Efficient FLASH ADC Design Using 65nm CMOS Technology

Provided by: International Journal of Computer Applications
Topic: Hardware
Format: PDF
In this paper, the authors present a design of a high speed comparator design using 65nm digital CMOS technology on Cadence Virtuoso design tool. The proposed flash ADC design consists of fully differential topology. The first stage provides a voltage divider circuit and the second stage is comparator design having high sampling frequency tolerance, and the high efficient common drain circuit provides high driving capability with relatively low power dissipation. It is used in more application for bandwidth and power and a high resolution is available for Analog-to-Digital Converters (ADCs).

Find By Topic