International Journal of Innovations in Engineering and Technology (IJIET)
Multiplier is one of the major arithmetic operations carried out in DSP applications. This paper presents a modified booth multiplier based on adiabatic logic. It is composed of booth encoder, multiplier containing partial product generators and 1-bit (half and full) adders and final adder. Booth multiplication allows for smaller, faster multiplication circuits through encoding the signed numbers to 2's complement. All circuits are realized with DTGAL (Dual Transmission Gate Adiabatic Logic) circuits using 0.25Î¼m technology. The power of proposed adiabatic booth multiplier is compared with its corresponding CMOS implementation.