VLSI Implementation of Low Power Area Efficient Fast Carry Select Adder

Provided by: International Journal of Computer Applications
Topic: Hardware
Format: PDF
Carry SeLect Adder (CSLA) is one of the speedy adders utilized as a part of numerous computational frameworks to perform quick number crunching operations. The carry select adder utilizes an effective plan by imparting the Common Boolean Logic (CLB) term. The modified CSLA architecture building design has created utilizing Binary to Excess-1 Converter (BEC). This paper introduces a unique method that replaces the BEC using common Boolean logic. Experimental analysis illustrates that the proposed architecture achieves advantages in terms of speed, area consumption and power.

Find By Topic